4.8 Article

Influence of Plugging DC Offset Estimation Integrator in Single-Phase EPLL and Alternative Scheme to Eliminate Effect of Input DC Offset and Harmonics

Journal

IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS
Volume 62, Issue 8, Pages 4823-4831

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TIE.2015.2405496

Keywords

DC offset and harmonics; delayed signal cancellation (DSC); enhanced phase-locked loop (EPLL)

Funding

  1. National Natural Science Foundation of China [51107018]

Ask authors/readers for more resources

In this paper, the dynamic expressions of the amplitude and frequency estimated by the standard enhanced phase-locked loop (EPLL) and the ones with input dc offset estimation integrator (DCEI) are derived originally and reveal that the DCEI enlarges the amplitude of the periodic ripples caused by the dynamic disturbances and prolongs the dynamic process. To achieve correct estimation when the input signal contains dc offset and harmonics but without deteriorating the dynamic performance, an improved EPLL combined with delayed signal cancellation (DSC) is proposed. A DSC operator is employed to the input of the EPLL to eliminate dc offset and even-order harmonics. A cascaded DSC (CDSC) module is applied in both frequency and amplitude loops to remove the effect of most of the residual odd-order harmonics. The structure of the CDSC module and delay coefficients are designed in detail. Experimental results of all the three PLLs are presented and compared to validate the theoretical analysis results and the proposed EPLL.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.8
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available