4.6 Article

Sensitivity Challenge of Steep Transistors

Journal

IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume 65, Issue 4, Pages 1633-1639

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TED.2018.2808040

Keywords

Atomistic transport; MOSFET; negative capacitance FET (NCFET); nonequilibrium Green's function (NEGF); sensitivity; steep transistors; tunnel-FET (TFET)

Funding

  1. Center for Low Energy Systems Technology, one of six centers of STARnet through Semiconductor Research Corporation Program - MARCO
  2. DARPA

Ask authors/readers for more resources

Steep transistors are crucial in lowering power consumption of the ICs. However, the difficulties in achieving steepness beyond the Boltzmann limit experimentally have hindered the fundamental challenges in application of these devices in ICs. From a sensitivity perspective, an ideal switch should have a high sensitivity to the gate voltage and lower sensitivity to the device design parameters such as oxide and body thicknesses. In this paper, conventional tunnel-FET (TFET) and negative capacitance FET are shown to suffer from high sensitivity to device design parameters using full-band atomistic quantum transport simulations and analytical analysis. Although dielectric-engineered (DE)-TFETs based on 2-D materials show smaller sensitivity compared with the conventional TFETs, they have leakage issue. To mitigate this challenge, a novel DE-TFET design has been proposed and studied.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available