4.4 Article

Design of Power- and Variability-Aware Nonvolatile RRAM Cell Using Memristor as a Memory Element

Journal

IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY
Volume 7, Issue 1, Pages 701-709

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/JEDS.2019.2928830

Keywords

Nonvolatile memory; RRAM; memristor; CNFET; leakage power; write delay

Ask authors/readers for more resources

A 3 CNFETs and 2 memristors-based half-select disturbance free 3T2R resistive RAM (RRAM) cell is proposed in this paper. While the two memristors act as the nonvolatile memory elements, CNFETs are employed as high-performance switches. The proposed cell is capable of implementing bit-interleaving architecture and various error correction coding (ECC) schemes can be applied to mitigate soft-errors. The 3T2R cell has been compared with the standard 6T SRAM (S6T) and 2T2R cells. At a supply voltage of 2 V, the 3T2R cell exhibits 7.24x shorter write delay (T-WA) and 2.89x lower variability in T-WA than that of 2T2R. Moreover, it exhibits 5.08 x /4.33x lower variability in T(RA )and 1.46 x 10(7) x /2.07x lower hold power (H-PWR) dissipation than that of S6T/ 2T2R at V-DD = 2 V. In addition, it exhibits tolerance to variations in V-th of memristor while being immune to resistance-state drift and random telegraph noise (RTN)-induced instabilities during the read operation. The vastly superior characteristics of CNFET devices over MOSFETs, in combination with memristor technology, leads to such appreciable improvement in design metrics of the proposed design.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.4
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available