3.8 Proceedings Paper

Integrated Deep Trench Capacitor in Si Interposer for CoWoS Heterogeneous Integration

Publisher

IEEE
DOI: 10.1109/iedm19573.2019.8993498

Keywords

-

Ask authors/readers for more resources

To accommodate the exceedingly demanding power integrity (PI) requirements for the advanced artificial intelligence (AI) and high performance computing (HPC) components, high-K (HK) based deep trench capacitors (DTC) have been integrated the first time in the silicon interposer with through silicon via (TSV) and fine-pitch interconnects for chip-on-wafer-on-substrate (CoWoS) integration. A specific capacitance density (C-s) of up to 340 nF/mm(2) is achieved over a large capacitor array, providing a total capacitance (C-t) of up to 68 mu F per interposer die. The HK dielectric has intrinsic time-dependent dielectric breakdown (TDDB) lifetime of > 1,000 years at an operation voltage (V-cc) of 1.35V, and a normalized leakage current (I-LK) density < 1 fA/mu m(2) under 1.35V at 105 degrees C. No discernable process induced damage or performance degradation (capacitance, I-LK & V-bd tailing) were observed. The high capacitance, low leakage, large area and reliability-proven Si-interposer integrated DTC, or iCap, provides superior PI performance and therefore greatly enhances the merit of using CoWoS for the next-generation heterogeneous wafer level system integration (WLSI).

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

3.8
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available