4.7 Article

Using Switchable Pins to Increase Off-Chip Bandwidth in Chip-Multiprocessors

Journal

Publisher

IEEE COMPUTER SOC
DOI: 10.1109/TPDS.2016.2546246

Keywords

Multiprocessors; reconfigurable hardware

Funding

  1. US National Science Foundation (NSF) [CCF-1017961, CCF-1422408]
  2. Division of Computing and Communication Foundations
  3. Direct For Computer & Info Scie & Enginr [1422408] Funding Source: National Science Foundation

Ask authors/readers for more resources

Off-chip memory bandwidth has been considered as one of the major limiting factors of processor performance, especially for multi-cores and many-cores. Conventional processor design allocates a large portion of off-chip pins to deliver power, leaving a small number of pins for processor signal communication. We observe that a processor requires much less power during memory intensive stages than is available. This is due to the fact that the frequencies of processor cores waiting for data to be fetched from off-chip memories can be scaled down in order to save power without degrading performance. Motivated by this observation, we propose a dynamic pin switching technique to alleviate this bandwidth limitation. This technique is introduced to dynamically exploit surplus power delivery pins to provide extra bandwidth during memory intensive program phases, thereby significantly boosting performance. This work is extended to compare two approaches for increasing off chip bandwidths using switchable pins. Additionally, it shows significant performance improvements for memory intensive workloads on a memory subsystem using Phase Change Memory.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.7
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available