3.8 Review

The viability of analog-based accelerators for neuromorphic computing: a survey

Journal

NEUROMORPHIC COMPUTING AND ENGINEERING
Volume 1, Issue 1, Pages -

Publisher

IOP Publishing Ltd
DOI: 10.1088/2634-4386/ac0242

Keywords

analog computing; neuromorphic; synapse; memristor; non-volatile memory; machine learning; accelerator

Funding

  1. National Science Foundation [CISE-1910881]

Ask authors/readers for more resources

This paper investigates the advantages and challenges of analog-based artificial neural networks and emerging NVM technologies for reducing memory access latencies, discussing methods for reliably programming these devices and integrating matrix products. By uncovering the feasibility of implementing analog-based neural networks, it provides new research directions for hardware accelerators.
Focus in deep neural network hardware research for reducing latencies of memory fetches has steered in the direction of analog-based artificial neural networks (ANN). The promise of decreased latencies, increased computational parallelism, and higher storage densities with crossbar non-volatile memory (NVM) based in-memory-computing/processing-in-memory techniques is not without its caveats. This paper surveys this rich landscape and highlights the advantages and challenges of emerging NVMs as multi-level synaptic emulators in various neural network types and applications. Current and potential methods for reliably programming these devices in a crossbar matrix are discussed, as well as techniques for reliably integrating and propagating matrix products to emulate the well-known MAC-like operations throughout the neural network. This paper complements previous surveys, but most importantly uncovers further areas of ongoing research relating to the viability of analog-based ANN implementations based on state-of-the-art NVM technologies in the context of hardware accelerators. While many previous reviews of analog-based ANN focus on device characteristics, this review presents the perspective of crossbar arrays, peripheral circuitry and the required architectural and system considerations for an emerging memory crossbar neural network.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

3.8
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available