3.8 Review

Fabrication and characterization of silicon-on-insulator wafers

Journal

MICRO AND NANO SYSTEMS LETTERS
Volume 11, Issue 1, Pages -

Publisher

SPRINGERNATURE
DOI: 10.1186/s40486-023-00181-y

Keywords

-

Ask authors/readers for more resources

This article reviews the advantages of silicon-on-insulator (SOI) wafers in integrated circuits and microelectromechanical systems (MEMS), as well as the challenges in manufacturing and quality control. It also provides insights into the potential future directions of SOI technology.
Silicon-on-insulator (SOI) wafers offer significant advantages for both Integrated circuits (ICs) and microelectromechanical systems (MEMS) devices with their buried oxide layer improving electrical isolation and etch stop function. For past a few decades, various approaches have been investigated to make SOI wafers and they tend to exhibit strength and weakness. In this review, we aim to overview different manufacturing routes for SOI wafers with specific focus on advantages and inherent challenges. Then, we look into how SOI wafers are characterized for quality assessment and control. We also provide insights towards potential future directions of SOI technology to further accelerate ever-growing IC and MEMS industries.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

3.8
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available