4.6 Article

Memristor-Inspired Digital Logic Circuits and Comparison With 90-/180-nm CMOS Technologies

Journal

IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume -, Issue -, Pages -

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TED.2023.3278625

Keywords

Combinational logic circuits; complementary metal-oxide-semiconductor (CMOS); logic gates; memristor; power efficient

Ask authors/readers for more resources

Compact low-power devices with ultrafast processing speed are essential for modern logic system development, and memristors play a significant role in digital circuit design. This study presents the design, implementation, and performance evaluation of memristor-based logic gates and combinational logic circuits. An optimized design of these circuits is proposed and compared with the conventional 180-nm CMOS technology. The utilized memristor model is validated with experimental results, and it shows significant improvements in performance, reducing area, power, and delay compared to the traditional CMOS technology.
Compact low-power devices with ultrafast processing speed are the fundamental building blocks for the development of the state-of-the-art logic systems and memristor prominently fulfills these demands and plays a major role in digital circuit design. In this work, design, implementation, and performance evaluation of memristor-based logic gates, such as NOT, AND, NAND, OR, NOR, XOR, and XNOR, and combinational logic circuits, such as adder, subtractor, and 2 x 1 mux, are presented via SPECTRE in Cadence Virtuoso. Herein, we propose an optimized design of memristor-based logic gates and combinational logic circuits and draw a comparative analysis with the conventional 180-nm complementary metal-oxide-semiconductor (CMOS) technology. The utilized memristor model is thoroughly validated with the experimental results of a high-density Y2O3-based memristive crossbar array (MCA), which shows a significantly low values of coefficient of variabilities in device-to-device (D2D) and cycle-to-cycle (C2C) operation. The area, power, and delay calculated from these combinational circuits are found to be reduced by more than 71.4%, 40%, and 54%, respectively, as compared to the conventional 180-nm CMOS technology. The impact of multiple CMOS technology nodes (90 and 180 nm) on the power consumption at the chip-level logic circuit implementation has also been investigated. The adopted memristor-based design significantly improves the performance of various logic designs, which makes it area and power efficient and enables a major breakthrough in designing various low-power, low-cost, ultrafast, and compact circuits.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available