4.7 Article

An Efficient On-Chip Data Storage and Exchange Engine for Spaceborne SAR System

Journal

REMOTE SENSING
Volume 15, Issue 11, Pages -

Publisher

MDPI
DOI: 10.3390/rs15112885

Keywords

synthetic aperture radar (SAR); real-time processing; data storage and exchange; field-programmable gate array (FPGA); superscalar pipeline processing

Ask authors/readers for more resources

This study introduces a three-dimensional cross-mapping approach and an on-chip data transfer approach based on a superscalar pipeline to improve the data storage and transfer efficiency of SAR imaging systems. The hardware architecture designed and the experimental results obtained demonstrate that the proposed methods can significantly increase the storage access bandwidth and enhance the data transfer efficiency, making them suitable for real-time processing systems in spaceborne SAR.
Advancements in remote sensing technology and very-large-scale integrated circuit (VLSI) have significantly augmented the real-time processing capabilities of spaceborne synthetic aperture radar (SAR), thereby enhancing terrestrial observational capacities. However, the inefficiency of voluminous data storage and transfer inherent in conventional methods has emerged as a technical hindrance, curtailing real-time processing within SAR imaging systems. To address the constraints of a limited storage bandwidth and inefficient data transfer, this study introduces a three-dimensional cross-mapping approach premised on the equal subdivision of sub-matrices utilizing dual-channel DDR3. This method considerably augments storage access bandwidth and achieves equilibrium in two-dimensional data access. Concurrently, an on-chip data transfer approach predicated on a superscalar pipeline buffer is proposed, mitigating pipeline resource wastage, augmenting spatial parallelism, and enhancing data transfer efficiency. Building upon these concepts, a hardware architecture is designed for the efficient storage and transfer of SAR imaging system data, based on the superscalar pipeline. Ultimately, a data storage and transfer engine featuring register addressing access, configurable granularity, and state monitoring functionalities is realized. A comprehensive imaging processing experiment is conducted via a CPU + FPGA heterogeneous SAR imaging system. The empirical results reveal that the storage access bandwidth of the proposed superscalar pipeline-based SAR imaging system's data efficient storage and transfer engine can attain up to 16.6 GB/s in the range direction and 20.0 GB/s in the azimuth direction. These findings underscore that the storage exchange engine boasts superior storage access bandwidth and heightened data storage transfer efficiency. This considerable enhancement in the processing performance of the entire CPU + FPGA heterogeneous SAR imaging system renders it suitable for application within spaceborne SAR real-time processing systems.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.7
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available