4.6 Article

Junction Engineering-Based Modeling and Optimization of Deep Junction Silicon Single-Photon Avalanche Diodes for Device Scaling

Journal

IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume 69, Issue 9, Pages 4970-4975

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TED.2022.3190262

Keywords

Junctions; Electric breakdown; Doping; Semiconductor process modeling; Performance evaluation; Single-photon avalanche diodes; Temperature measurement; Breakdown voltage; CMOS; dark count rate (DCR); deep multiplication zone; guard ring; single-photon avalanche diode (SPAD); technology computer-aided design (TCAD) simulation

Funding

  1. IC Design Education Center (IDEC), Seoul, South Korea

Ask authors/readers for more resources

This study fabricated a silicon single-photon avalanche diode (Si-SPAD) with a deep multiplication zone using 0.11 μm CMOS technology. Different device structures were investigated, and it was found that the blank DNW structure exhibited a lower breakdown risk and less deviation compared to the mask DNW structure. Adjusting the PW sizes alleviated a new edge breakdown risk observed in the blank DNW structure between the DNW and PW. The STI structure showed a preferable fill factor. TCAD was performed to analyze various factors associated with Si-SPADs with deep multiplication structures.
A silicon single-photon avalanche diode (Si-SPAD) with a deep multiplication zone was fabricated using 0.11-mu m-CMOS technology. Deep n-well (DNW) implantation with three energy levels was performed to prepare a deep junction, and the highest breakdown voltage (VBR) and lowest dark count rate (DCR) were obtained at the highest DNW implantation energy. In addition, devices with different structures were manufactured: a shallow junction, deep junction with mask DNW, deep junction with mask DNW without shallow trench isolation (STI), and deep junction with blank DNW. The blank DNW structure exhibited a lower edge breakdown risk and less deviation between samples compared to those of mask DNW structure in terms of the VBR and DCR. Moreover, a new edge breakdown risk was observed between DNW and p-well (PW) in the DNW blank structure, which could be alleviated by adjusting the PW sizes. According to the measurement results, the STI structure was preferable in terms of fill factor. Measurements were obtained from real fabricated test device structures, and technology computer-aided design (TCAD) for various factors associated with Si-SPADs with deep multiplication structures was performed.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available