4.6 Article

Analysis and Design of a Discrete-Time Delta-Sigma Modulator Using a Cascoded Floating-Inverter-Based Dynamic Amplifier

Journal

IEEE JOURNAL OF SOLID-STATE CIRCUITS
Volume 57, Issue 11, Pages 3384-3395

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/JSSC.2022.3171790

Keywords

Analog-to-digital converters; discrete-time delta-sigma modulators (DSMs); dynamic amplifiers; floating inverter amplifiers (FIAs)

Funding

  1. Ministry of Electronics and Information Technology, Government of India
  2. Centre for RF, Analog, and Mixed-Signal ICs, IIT Madras

Ask authors/readers for more resources

This article presents the design of a Δ-Σ modulator using a cascoded floating-inverter-based dynamic amplifier. The modulator demonstrates high gain, low noise, and power efficiency, and performs well in practical tests.
This article presents a delta-sigma modulator (DSM) using a cascoded floating-inverter-based dynamic amplifier. The proposed cascoded dynamic amplifier achieves more than 50-dB dc gain while maintaining an HD3 of better than -110 dBc for signal swings less than 300 mV(ppd). Compared to the previously reported two-stage floating inverter amplifier (FIA), the cascoded HA has a lower and a process invariant input-referred noise, making it an ideal choice for high-resolution ADCs. We also show that, when such a single-stage dynamic amplifier, which has a time-varying transconductance, is used in closed-loop switched-capacitor circuits, the settling bandwidth depends on the average transconductance G(m, avg) during the settling interval. A detailed analysis reveals that, when the floating inverter structure operates in weak inversion tOr most of the time (which is the power-efficient way to bias the amplifier), this average transconductance depends strongly on the reservoir capacitance value and only weakly on the transistor dimensions. Besides, it is less sensitive to temperature variations, unlike the transconductance of a conventional OTA biased in weak inversion. We also quantitatively derive and show that the cascoded FIA is more power-efficient than a conventional static-current biased operational transconductance amplifier. Using the cascoded FIA, a discrete-time DSM has been designed and fabricated in a 180-nm CMOS process. The modulator runs at 3.072 MHz while consuming 189 mu A from a 1.8-V supply. In a bandwidth of 24 kHz, the measured SNR/SNDR/SFDR is 96.4/96.2/114 dB, respectively.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available