4.7 Article

Delta-Sigma Modulator-Embedded Digital Predistortion for 5G Transmitter Linearization

Journal

IEEE TRANSACTIONS ON COMMUNICATIONS
Volume 70, Issue 8, Pages 5558-5571

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TCOMM.2022.3184167

Keywords

Modulation; Nonlinear distortion; Radio frequency; Quantization (signal); Predistortion; Behavioral sciences; Radio transmitters; 5G new radio; delta-sigma modulator; digital predistortion; IQ~imbalance; linearization; nonlinear distortion; power amplifier; quadrature modulator; wireless transmitter

Funding

  1. Academy of Finland [319994, 338224, 332361]
  2. Finnish Funding Agency for Innovation under the ENTRY-100GHz project
  3. Academy of Finland (AKA) [332361, 338224] Funding Source: Academy of Finland (AKA)

Ask authors/readers for more resources

This article presents two novel digital predistortion architectures that can mitigate the impairments in inphase/quadrature modulators and power amplifiers in wireless transmitters. The proposed architectures offer versatile linearization capabilities while using low-cost digital-to-analog converters, and they support the use of low-resolution DACs for designing low-cost and energy-efficient radio transmitters. Extensive hardware-in-the-loop RF verification measurements demonstrate the excellent linearization capabilities of the proposed solutions.
This article presents two novel digital predistortion (DPD) based architectures that jointly mitigate the inphase/quadrature (IQ) modulator impairments and the power amplifier (PA) nonlinear distortion in wireless transmitters. The proposed architectures are multibit cartesian and complex delta-sigma modulator-based joint DPDs, called CDSM-JDPD and CXDSM-JDPD, respectively, which enable using low-cost digital-to-analog converters (DACs) while offering versatile linearization capabilities to combat the coexisting distortions of the PA and the IQ modulator. The proposed approach alleviates the need for reverse modeling and implementation of extra hardware to separately deal with frequency-dependent IQ impairments. Moreover, the CXDSM-JDPD enhances the linearization performance and relaxes the high oversampling ratio (OSR) requirement by quantizing the signal more efficiently. Furthermore, the presented concepts inherently support the use of low-resolution DACs, which offers a tremendous advantage in designing and implementing low-cost and energy-efficient radio transmitters. Extensive set of hardware-in-the-loop RF verification measurements with a commercial PA are provided, including two timely 5G New Radio (NR) scenarios at NR bands n3 and n78, while covering channel bandwidths up to 100 MHz and varying the OSR and the DAC bit resolution. The obtained results demonstrate the excellent linearization capabilities of the proposed solutions and their superiority compared to other DSM-based DPD approaches.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.7
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available