4.6 Article

10-Bit 5 MS/s Successive Approximation Register Analog-to-Digital Converter with a Phase-Locked Loop and Modified Bootstrapped Switch for a BLDC Motor Drive

Journal

ELECTRONICS
Volume 11, Issue 4, Pages -

Publisher

MDPI
DOI: 10.3390/electronics11040624

Keywords

analog-to-digital converter (ADC); brushless direct current (BLDC) motor; bootstrapped switch; charge pump (CP); digital-to-analog converter (DAC); dynamic comparator; phase-locked loop (PLL); successive approximation register (SAR)

Funding

  1. Ministry of Science and Technology (MOST), R.O.C. [MOST 110-2221-E-027-051]
  2. NTUT-USTB Joint Research Program [NTUT-USTB-110-01]

Ask authors/readers for more resources

This paper presents a SAR ADC with a CP-PLL and a bootstrapped switch, also known as PLL-SAR ADC. The proposed ADC improves the robustness of the system and reduces power consumption. Experimental results show that it achieves a high sampling rate of 5 MS/s and a high accuracy of 8.65 bits.
In this paper, we present a successive approximation register (SAR) analog-to-digital converter (ADC) with a charge-pump (CP) phase-locked loop (PLL) and a bootstrapped switch, also called PLL-SAR ADC. To meet system-on-chip (SOC) and industrial requirements, the proposed SAR ADC and the control circuits of electric vehicles must be integrated into a single chip and be fabricated using the TSMC 0.25-mu m 1P3M complementary metal oxide semiconductor (CMOS) high-voltage process. It is difficult to implement a high-speed SAR ADC with the TSMC 0.25-mu m CMOS high-voltage process because it includes an N-type buried layer, which shorts all p-type metal oxide semiconductor field-effect transistor (PMOSFET) bodies together to withstand high voltages. In the proposed PLL-SAR ADC, two clock signals, an external clock signal and an internal clock signal from the CP-PLL, are provided to guarantee that a correct clock signal is fed. This design improves the robustness of the designed system. A monotonic capacitor-switching procedure is considered to reduce power consumption. Furthermore, a bootstrapped switch was added along with a dummy switch and a dummy transistor to eliminate disturbances in the input voltages and to improve the device's anti-noise capability. Moreover, a two-stage dynamic comparator was used to prevent kickback noise induced by the parasitic capacitors. The measurements indicate that the signal-to-noise-and-distortion ratio, effective number of bits, power consumption, and chip area are 53.82 dB, 8.65 bits, 1.256 mW, and 1.261 x 0.975 mm(2), respectively. The FoM is approximately 0.625 pJ/conv-step at 1.256 mW, 8.65 bits, and 5 MS/s. The high sampling rate of 5 MS/s and high accuracy of 8.65 bits are the main advantages of the proposed PLL-SAR ADC.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available