4.6 Article

Sn Concentration Effects on Polycrystalline GeSn Thin Film Transistors

Journal

IEEE ELECTRON DEVICE LETTERS
Volume 42, Issue 12, Pages 1735-1738

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/LED.2021.3119014

Keywords

Polycrystalline GeSn; solid-phase crystallization (SPC); thin-film transistors (TFTs)

Funding

  1. Japan Society for the Promotion of Science (JSPS) KAKENHI [20J01059, 21K14199]
  2. TEPCO Memorial Foundation
  3. Cooperative Research Project Program of Research Institute of Electrical Communication (RIEC) Tohoku University
  4. New Energy and Industrial Technology Development Organization (NEDO) [P14004]
  5. Grants-in-Aid for Scientific Research [20J01059, 21K14199] Funding Source: KAKEN

Ask authors/readers for more resources

Thin-film transistor (TFT) applications of GeSn have attracted attention due to their ability to improve electronic device performance, with the appropriate amount of Sn effectively passivating defects in Ge and reducing the density of defect-induced acceptors and grain boundary traps to achieve a high Hall hole mobility (>200 cm(2) V-1 s(-1)). The performance of accumulation-mode TFTs fabricated under 400 degrees C strongly depended on the initial Sn concentration x(i), achieving both a high field-effect mobility (170 cm(2) V-1 s(-1)) and on/off ratio (10(3)) at x(i) = 1.6%. This performance was shown to be the highest among Ge-based TFTs with grain boundaries in the channel.
Thin-film transistor (TFT) applications of GeSn have attracted attention as a means of improving the performance of electronic devices. Based on our advanced solid-phase crystallization and TFT process technologies, we comprehensively studied the relationship between the film properties and TFT characteristics of polycrystalline GeSn. The initial Sn concentration x(i) significantly changed the crystal and electrical properties of the GeSn layer. Excess Sn (x(i) >= 4.5%) precipitated in GeSn and degraded its properties, whereas the appropriate amount of Sn effectively passivated defects in Ge and reduced the density of defect-induced acceptors and grain boundary traps while maintaining a high Hall hole mobility (>200 cm(2) V-1 s(-1)). The performance of the accumulation-mode TFTs fabricated under 400 degrees C also strongly depended on x(i), achieving both a high field-effect mobility (170cm(2) V-1 s(-1)) and on/off ratio (10(3)) at x(i) = 1.6%. This performance was shown to be the highest among Ge-based TFTs with grain boundaries in the channel.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available