4.6 Article

Junctionless Poly-Si Nanowire Transistors With Low-Temperature Trimming Process for Monolithic 3-D IC Application

Journal

IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume 63, Issue 12, Pages 4998-5003

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TED.2016.2615805

Keywords

3-D ICs; gate-all-around (GAA); junctionless (JL); nanowire (NW); polycrystalline-Si (poly-Si) thin-film transistors

Funding

  1. Ministry of Science and Technology, Taiwan [MOST 103-2221-E-009-182-MY3]
  2. National Nano Device Laboratory, Hsinchu, Taiwan [JDP105-Y1-024]

Ask authors/readers for more resources

In this paper, the junctionless (JL) ultrathin polycrystalline-Si (poly-Si) nanowire (NW) transistors with gate-all-around configuration and raised source/drain were successfully fabricated by a low-temperature trimming process. The 140 degrees C-heated phosphoric acid (HPA) was adopted for trimming the channel dimension, which exhibits a near roughness degradation-free etching and excellent trimming uniformity. As the HPA immersing time increased, the channel dimension was thinned and narrowed, resulting in the greater electrostatic integrity. Therefore, the steep subthreshold swing similar to 75 mV/decade, low drain-induced barrier lowering similar to 33 mV/V, and high on/off currents ratio (I-ON/I-OFF) similar to 7 x 10(6) can be achieved. These superior characteristics of low-temperature JL poly-Si NW transistors are promising candidates for the low thermal budget monolithic 3-D ICs and the system on panel applications in the future.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available