4.2 Article

High-performance and low-energy approximate full adder design for error-resilient image processing

Journal

INTERNATIONAL JOURNAL OF ELECTRONICS
Volume 109, Issue 6, Pages 1059-1079

Publisher

TAYLOR & FRANCIS LTD
DOI: 10.1080/00207217.2021.1966662

Keywords

Approximate computing; CNFET; full adder; high-speed; low-energy

Ask authors/readers for more resources

A novel inexact Full Adder cell based on carbon nanotube field-effect transistor technology is proposed and investigated through simulations under different conditions, with application to an image blending system. The results demonstrate superior performance of the proposed cell in various metrics at both transistor and application levels.
Full Adder cell is the main building block of larger arithmetic circuits and often is placed along their critical path. Therefore, it is a vital task to design high-performance and low-energy Full Adder cells. In this paper, a novel inexact Full Adder cell is proposed based on carbon nanotube field-effect transistor (CNFET) technology. Comprehensive simulations are carried out at the transistor level by the HSPICE simulator applying the 32 nm Stanford library model. The operation of the proposed cell is investigated with different supply voltages, output loads, ambient temperatures, and operating frequencies. At the application level, the proposed cell is applied to the image blending system by MATLAB software. Simulation results confirm that the proposed cell outperforms its counterparts in terms of both transistor and application-level metrics such as delay, power-delay product (PDP), energy-delay product (EDP), peak signal-to-noise ratio (PSNR), and structural similarity (SSIM) index.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.2
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available