4.5 Article

Analysis of SEGR in Silicon Planar Gate Super-Junction Power MOSFETs

Journal

IEEE TRANSACTIONS ON NUCLEAR SCIENCE
Volume 68, Issue 5, Pages 611-616

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TNS.2021.3053168

Keywords

Ions; Logic gates; MOSFET; Silicon; Electric fields; Transient analysis; Semiconductor process modeling; Heavy ion; power MOSFET; single-event gate rupture (SEGR); super-junction (SJ); technology computer-aided design (TCAD) analysis; VDMOS

Funding

  1. Defense Threat Reduction Agency (DTRA) [HDTRA1-17-1-0038]

Ask authors/readers for more resources

This article compares and analyzes the single-event gate rupture (SEGR) response of silicon planar gate super-junction (SJ) power metal oxide semiconductor field effect transistors (MOSFETs) and vertical double diffused power MOSFETs (VDMOSs). The study shows that SJMOS has better SEGR tolerance than VDMOS for heavy-ion strikes at different angles.
This article compares and analyzes the single-event gate rupture (SEGR) response of silicon planar gate super-junction (SJ) power metal oxide semiconductor field effect transistors (MOSFETs) and vertical double diffused power MOSFETs (VDMOSs). When an incident heavy-ion strike is perpendicular to the gate oxide, the SEGR tolerances of SJ power MOSFETs (SJMOSs) and VDMOSs are similar. But, for heavy-ion strikes that are at different angles, SJMOS has better SEGR tolerance than VDMOS. This improved performance of SJMOS is due to the presence of an additional horizontal electric field component in SJMOS devices. This is validated using the experimental data and simulation results in this article.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.5
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available