4.6 Article

A Single-Amplifier Dual-Residue Pipelined-SAR ADC

Journal

ELECTRONICS
Volume 10, Issue 4, Pages -

Publisher

MDPI
DOI: 10.3390/electronics10040421

Keywords

high speed and high resolution; low power; successive-approximation-register (SAR); analog-to-digital converter (ADC); pipelined-SAR architecture; open-loop residue amplifier; dual-residue; calibration-free; inter-stage mismatch; capacitive interpolation

Funding

  1. Samsung Research Funding Center of Samsung Electronics [SRFC-IT1502-52]

Ask authors/readers for more resources

This work introduces a novel 12-bit 200 MS/s dual-residue pipelined SAR ADC with a single open-loop residue amplifier, eliminating the need for inter-stage gain-matching calibration. It sequentially generates two residue levels to convert and proposes a capacitive interpolating SAR ADC. The prototype ADC achieves high performance metrics without inter-stage mismatch calibration.
This work presents a 12 bit 200 MS/s dual-residue pipelined successive approximation registers (SAR) analog-to-digital converter (ADC) with a single open-loop residue amplifier (RA). By using the inherent characteristics of the SAR conversion scheme, the proposed ADC sequentially generates two residue levels from the single RA, which eliminates the need for inter-stage gain-matching calibration. To convert the sequentially generated the two residues, a capacitive interpolating SAR ADC (I-SAR ADC) is also proposed. The I-SAR ADC is very compact because it consists of the one comparator, a CDAC, and control logic like a conventional SAR ADC. In addition, the I-SAR ADC needs no static power dissipation for the residue interpolation. A prototype ADC fabricated in a 40 nm CMOS technology occupies an active area of 0.026 mm(2). At a 200 MS/s sampling-rate with the Nyquist input, the ADC achieves an SNDR (Signal-to-Noise distortion ratio) of 62.1 dB and 67.1 dB SFDR (Spurious-Free Dynamic Range), respectively. The total power consumed is 3.9 mW under a 0.9 V supply. Without any inter-stage mismatch calibration, the ADC achieve Walden Figure-of-Merit (FoM) of 19.0 fJ/conversion-step.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available