4.8 Article

All-Inkjet-Printed Vertical Heterostructure for Wafer-Scale Electronics

Journal

ACS NANO
Volume 13, Issue 7, Pages 8213-8221

Publisher

AMER CHEMICAL SOC
DOI: 10.1021/acsnano.9b03428

Keywords

inkjet printing; reduced graphene oxide; Schottky barrier; vertical transistor; heterostructure; work-function tunability

Funding

  1. Center for Advanced Soft Electronics (CASE) under the Global Frontier Research Program [2013M3A6A5073177]
  2. Basic Science Research Program through the National Research Foundation of Korea (NRF) - Ministry of Science, ICT & Future Planning [2017R1A2B2005790, 2017R1A4A1015400, 2017R1E1A1A01077189]
  3. National Research Foundation of Korea [2017R1E1A1A01077189] Funding Source: Korea Institute of Science & Technology Information (KISTI), National Science & Technology Information Service (NTIS)

Ask authors/readers for more resources

In this study, we fabricated an array of all-inkjet-printed vertical Schottky barrier (SB) transistors and various logic gates on a large-area substrate. All of the electronic components, including the indium-gallium-zinc-oxide (IGZO) semiconductor, reduced graphene oxide (rGO), and indium-tin-oxide (ITO) electrodes, and the ion-gel gate dielectric, were directly and uniformly printed onto a 4 in. wafer. The vertical SB transistors had a vertically stacked structure, with the inkjet-printed IGZO semiconductor layer placed between the rGO source electrode and the ITO drain electrode. The ion-gel gate dielectric was also inkjet-printed in a coplanar gate geometry. The channel current was controlled by adjusting the SB height at the rGO/IGZO heterojunction under application of an external gate voltage. The high intrinsic capacitance of the ion-gel gate dielectric facilitated modulation of the SB height at the source/channel heterojunction to around 0.5 eV at a gate voltage lower than 2 V. The resulting vertical SB transistors exhibited a high current density of 2.0 A.cm(-2), a high on-off current ratio of 10(6), and excellent operational and environmental stabilities. The simple device structure of the vertical SB transistors was beneficial for the fabrication of all-inkjet-printed low-power logic circuits such as the NOT, NAND, and NOR gates on a large-area substrate.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.8
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available