4.0 Article

Design of High-Performance Unified Circuit for Linear and Non-Linear SVM Classifications

Journal

JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE
Volume 12, Issue 2, Pages 162-167

Publisher

IEEK PUBLICATION CENTER
DOI: 10.5573/JSTS.2012.12.2.162

Keywords

Support vector machine; unified; high-performance; pattern recognition; classification

Funding

  1. Hankuk University

Ask authors/readers for more resources

This paper describes the design of a high-performance unified SVM classifier circuit. The proposed circuit supports both linear and non-linear SVM classifications. In order to ensure efficient classification, a 48x96 or 64x64 sliding window with 20 window strides is used. We reduced the circuit size by sharing most of the resources required for both types of classification. We described the proposed unified SVM classifier circuit using the Verilog HDL and synthesized the gate-level circuit using 65nm standard cell library. The synthesized circuit consists of 661,261 gates, operates at the maximum operating frequency of 152 MHz and processes up to 33.8 640x480 image frames per second.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.0
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available