4.3 Article

Bias-stress induced threshold voltage and drain current instability in 4H-SiC DMOSFETs

Journal

SOLID-STATE ELECTRONICS
Volume 52, Issue 1, Pages 164-170

Publisher

PERGAMON-ELSEVIER SCIENCE LTD
DOI: 10.1016/j.sse.2007.07.031

Keywords

SiC; DMOSFET; threshold-voltage shift; drain current transient; interface traps; mobile ions

Ask authors/readers for more resources

in this work, the instability of n-channel 4H-SiC double-implanted metal-oxide-semiconductor field-effect-transistors (DMOSFETs) was studied, in terms of threshold-voltage (V-TH) shifts and drain-source current (I-DS) transients, for different gate bias stress durations of range 100-5500 s. At room temperature, for positive gate bias stress, the VTH shift and I-DS decay increase with increasing stress time. The V-TH shift and the I-DS decay were recovered by negative gate bias stress. It is believed that the instability in device behavior during positive gate bias stress is due to capture of electrons by the SiC/gate dielectric interface traps and the gate dielectric near interface traps. Elevated temperature measurements have indicated a decrease in V-TH and an increase in I-DS with increasing stress time possibly due to mobile positive ions in the gate dielectric. (c) 2007 Elsevier Ltd. All rights reserved.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.3
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available