4.4 Article

Stress analysis of ultra-thin silicon chip-on-foil electronic assembly under bending

Journal

SEMICONDUCTOR SCIENCE AND TECHNOLOGY
Volume 29, Issue 9, Pages -

Publisher

IOP Publishing Ltd
DOI: 10.1088/0268-1242/29/9/095007

Keywords

flexible electronics; ultra-thin chip; strained silicon; piezoresistivity; Raman spectroscopy

Funding

  1. Institute for Microelectronics Stuttgart (IMS CHIPS) for chips fabrication and Landesstiftung Baden-Wurttemberg

Ask authors/readers for more resources

In this paper we investigate the bending-induced uniaxial stress at the top of ultra-thin (thickness <= 20 mu m) single-crystal silicon (Si) chips adhesively attached with the aid of an epoxy glue to soft polymeric substrate through combined theoretical and experimental methods. Stress is first determined analytically and numerically using dedicated models. The theoretical results are validated experimentally through piezoresistive measurements performed on complementary metal-oxide-semiconductor (CMOS) transistors built on specially designed chips, and through micro-Raman spectroscopy investigation. Stress analysis of strained ultra-thin chips with CMOS circuitry is crucial, not only for the accurate evaluation of the piezoresistive behavior of the built-in devices and circuits, but also for reliability and deformability analysis. The results reveal an uneven bending-induced stress distribution at the top of the Si-chip that decreases from the central area towards the chip's edges along the bending direction, and increases towards the other edges. Near these edges, stress can reach very high values, facilitating the emergence of cracks causing ultimate chip failure.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.4
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available