4.3 Article

Tungsten Contact and Line Resistance Reduction with Advanced Pulsed Nucleation Layer and Low Resistivity Tungsten Treatment

Journal

JAPANESE JOURNAL OF APPLIED PHYSICS
Volume 49, Issue 9, Pages -

Publisher

JAPAN SOC APPLIED PHYSICS
DOI: 10.1143/JJAP.49.096501

Keywords

-

Ask authors/readers for more resources

This paper describes electrical testing results of new tungsten chemical vapor deposition (CVD-W) process concepts that were developed to address the W contact and bitline scaling issues on 55 nm node devices. Contact resistance (R(c)) measurements in complementary metal oxide semiconductor (CMOS) devices indicate that the new CVD-W process for sub-32 nm and beyond-consisting of an advanced pulsed nucleation layer (PNL) combined with low resistivity tungsten (LRW) initiation-produces a 20-30% drop in R(c) for diffused NiSi contacts. From cross-sectional bright field and dark field transmission electron microscopy (TEM) analysis, such R(c) improvement can be attributed to improved plugfill and larger in-feature W grain size with the advanced PNL+LRW process. More experiments that measured contact resistance for different feature sizes point to favorable R(c) scaling with the advanced PNL+LRW process. Finally, 40% improvement in line resistance was observed with this process as tested on 55nm embedded dynamic random access memory (DRAM) devices, confirming that the advanced PNL+LRW process can be an effective metallization solution for sub-32nm devices. (C) 2010 The Japan Society of Applied Physics

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.3
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available