4.3 Article Proceedings Paper

Tungsten through-silicon via technology for three-dimensional LSIs

Journal

JAPANESE JOURNAL OF APPLIED PHYSICS
Volume 47, Issue 4, Pages 2801-2806

Publisher

JAPAN SOCIETY APPLIED PHYSICS
DOI: 10.1143/JJAP.47.2801

Keywords

three-dimensional integration technology; through-silicon via (TSV); deep-trench etching; sub-atmospheric chemical vapor deposition; time-modulated CVD method

Ask authors/readers for more resources

Tungsten through-silicon via (W-TSV) technology is investigated for the fabrication of three-dimensional (3D) LSI chips having low-resistive TSVs with a width less than 3 mu m. In our 3D integration technology, completed two-dimensional (2D) LSI chips including metal-oxide-semiconductor field-effect transistors (MOSFETs) and metal wirings are vertically stacked through a number of short vertical interconnections called TSV with lengths ranging from several microns to several tens of microns. The W-TSV technology is mainly divided into three low-temperature processes: deep-trench etching, dielectric layer formation, and filling with a conductive material. We successfully formed deep Si trenches through a 6-mu m-thick SiO(2) dielectric layer by the modified Bosch process. The depth of the resulting Si trenches with a dielectric layer is approximately 40 mu m. A SiO(2) layer was formed at the bottom and on the sidewall of the Si trenches by sub-atmospheric chemical vapor deposition (SACVD) method using tetraethylorthosilicate (TEOS) and O(3). In addition, we succeeded in uniformly depositing a conformal W metal layer by time-modulated W-CVD method at 300 degrees C.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.3
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available