4.6 Article Proceedings Paper

A 2.1 M Pixels, 120 Frame/s CMOS Image Sensor With Column-Parallel Delta Sigma ADC Architecture

Journal

IEEE JOURNAL OF SOLID-STATE CIRCUITS
Volume 46, Issue 1, Pages 236-247

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/JSSC.2010.2085910

Keywords

CMOS image sensor; column-parallel delta-sigma (Delta Sigma) ADC; second-order Delta Sigma ADC; high speed; low noise and wide dynamic range

Ask authors/readers for more resources

This paper presents a 2.1 M pixel, 120 frame/s CMOS image sensor with column-parallel delta-sigma (Delta Sigma)ADC architecture. The use of a second-order Delta Sigma ADC improves the conversion speed while reducing the random noise (RN) level as well. The Delta Sigma ADC employing an inverter-based Delta Sigma modulator and a compact decimation filter is accommodated within a fine pixel pitch of 2.25-mu m and improves energy efficiency while providing a high frame-rate of 120 frame/s. A prototype image sensor has been fabricated with a 0.13-mu m CMOS process. Measurement results show a RN of 2.4 e(rms)(-) and a dynamic range of 73 dB. The power consumption of the prototype image sensor is only 180 mW. This work achieves the energy efficiency of 1.7 e(-) .nJ.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available