4.6 Article

Sealing Bump With Bottom-Up Cu TSV Plating Fabrication in 3-D Integration Scheme

Journal

IEEE ELECTRON DEVICE LETTERS
Volume 34, Issue 5, Pages 671-673

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/LED.2013.2250249

Keywords

3-D integration; bottom-up plating; through-silicon via (TSV)

Funding

  1. Ministry of Education in Taiwan
  2. National Science Council [NSC 101-2628E-009-005]

Ask authors/readers for more resources

A sealing bump approach for the simplification of the conventional bottom-up copper through-silicon via (TSV) plating process flow is developed to reduce the process steps and increase the throughput without sacrificing the structure integrity and electrical performance. In this approach, TSV and bump formation can be achieved simultaneously through the bottom-up plating. Results from the analysis reveal excellent electrical characteristics and quality examination, which indicate that the proposed approach may be a good candidate for the TSV fabrication in 3-D integration.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available