4.6 Article

Partial SOI Power LDMOS With a Variable Low-k Dielectric Buried Layer and a Buried P Layer

Journal

IEEE ELECTRON DEVICE LETTERS
Volume 31, Issue 6, Pages 594-596

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/LED.2010.2046616

Keywords

Breakdown voltage (BV); buried layer; electric field; low-k dielectric; silicon on insulator (SOI)

Funding

  1. National Natural Science Foundation of China [60806025, 60976060]
  2. NKLAIC [9140C0903070904]

Ask authors/readers for more resources

A power LDMOS on partial silicon on insulator (PSOI) with a variable low-k dielectric (VLKD) buried layer and a buried p (BP) layer is proposed (VLKD BPSOI). At a low k value, the electric field strength in the buried dielectric (E(I)) is enhanced, and a Si window makes the substrate share the vertical voltage drop, leading to a high vertical breakdown voltage (BV). Moreover, three interface field peaks are introduced by the BP, the Si window, and the VLKD, which modulate the fields in the SOI layer, the VLKD layer, and the substrate; consequently, a high BV is obtained. Furthermore, the BP reduces the specific ON-resistance (R(on)), and the Si window alleviates the self-heating effect (SHE). The BV for VLKD BPSOI is enhanced by 34.5%, and R(on) is decreased by 26.6%, compared with those for the conventional PSOI, and VLKD BPSOI also maintains a low SHE.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available